## Data Sheet

## FEATURES

```
Low wideband noise
    1 nV/\sqrt{}{Hz}
    2.6 pA/\sqrt{}{Hz}
Low 1/f noise: 2 nV/\sqrt{}{Hz}\mathrm{ at 10 Hz}
Low distortion (SFDR): -96 dBc at 100 kHz, V VOT = 2 V p-p
Low power: }3\textrm{mA}\mathrm{ per amplifier
Low input offset voltage: 350 \muV maximum
High speed
    236 MHz, -3 dB bandwidth (G = +10)
    943 V/\mus slew rate
    22 ns settling time to 0.1%
Rail-to-rail output
Wide supply range: 3 V to 10 V
Disable feature
```


## APPLICATIONS

Low noise preamplifier Ultrasound amplifiers
PLL loop filters
High performance ADC drivers
DAC buffers

## GENERAL DESCRIPTION

The ADA4895-2 is a dual, high speed voltage feedback amplifier that is gain $\geq 10$ stable with low input noise, rail-to-rail output, and quiescent current of 3 mA per amplifier. With a $1 / \mathrm{f}$ noise of $2 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ at 10 Hz and a spurious-free dynamic range of -72 dBc at 2 MHz , the ADA4895-2 is an ideal solution in a variety of applications, including ultrasound, low noise preamplifiers, and drivers of high performance ADCs. The Analog Devices, Inc., proprietary next generation SiGe bipolar process and innovative architecture enable this high performance amplifier.
The ADA4895-2 has a large signal bandwidth of 146 MHz at a gain of +10 with a slew rate of $943 \mathrm{~V} / \mu \mathrm{s}$, and settles to $0.1 \%$ in 22 ns . The wide supply voltage range ( 3 V to 10 V ) of the ADA4895-2 makes this amplifier an ideal candidate for systems that require high dynamic range, high gain, precision, and high speed.

The ADA4895-2 is available in a 10 -lead MSOP package and operates over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

## FUNCTIONAL BLOCK DIAGRAM



Figure 1. 10-Lead MSOP


Figure 2. Input Voltage and Current Noise vs. Frequency

Table 1. Other Low Noise Amplifiers ${ }^{1}$

| Part No. | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{N}} @ 1 \mathrm{kHz} \\ (\mathrm{nV} / \sqrt{\mathrm{Hz}}) \end{array}$ | $\begin{array}{\|l} \hline \mathrm{V}_{\mathrm{N}} @ 100 \mathrm{kHz} \\ (\mathrm{nV} / \sqrt{ } \mathrm{Hz}) \end{array}$ | BW (MHz) | Supply <br> Voltage (V) |
| :---: | :---: | :---: | :---: | :---: |
| AD8021 | 4.2 | 2.1 | 490 | 5 to 24 |
| AD8045 | 6 | 3 | 1000 | 3.3 to 12 |
| AD8099 | 7 | 0.95 | 510 | 5 to 12 |
| ADA4841-1/ <br> ADA4841-2 | 2.2 | 2.1 | 80 | 2.7 to 12 |
| ADA4896-2 | 1 | 1 | 230 | 3 to 10 |
| $\begin{aligned} & \text { ADA4897-1/ } \\ & \text { ADA4897-2 } \end{aligned}$ | 1 | 1 | 230 | 3 to 10 |
| ADA4898-1/ <br> ADA4898-2 | 0.9 | 0.9 | 65 | 10 to 32 |
| ADA4899-1 | 1.4 | 1 | 600 | 5 to 12 |

${ }^{1}$ See www.analog.com for the latest selection of low noise amplifiers.

## COMPANION PRODUCTS

ADCs: AD7944 (14-bit), AD7985 (16-bit), AD7986 (18-bit)
Additional companion products on the ADA4895-2 product page

Rev. 0

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description .....  1
Functional Block Diagram ..... 1
Companion Products ..... 1
Revision History ..... 2
Specifications ..... 3
$\pm 5 \mathrm{~V}$ (or +10 V ) Supply ..... 3
$\pm 2.5$ V (or +5 V) Supply ..... 5
$\pm 1.5$ V (or +3 V) Supply ..... 7
Absolute Maximum Ratings ..... 9
Thermal Resistance ..... 9
Maximum Power Dissipation ..... 9
ESD Caution .....  9
Pin Configuration and Function Descriptions. ..... 10
Typical Performance Characteristics ..... 11
Theory of Operation ..... 17
Amplifier Description ..... 17
Input Protection ..... 17
Disable Operation ..... 17
DC Errors ..... 18
Bias Current Cancellation ..... 18
Noise Considerations ..... 19
Applications Information ..... 20
Using the ADA4895-2 at a Gain $<+10$ ..... 20
High Gain Bandwidth Application ..... 21
Wideband Photomultiplier Preamplifier ..... 22
Layout Considerations ..... 23
Outline Dimensions ..... 24
Ordering Guide ..... 24

## REVISION HISTORY

## 9/12—Revision 0: Initial Version

## SPECIFICATIONS

## $\pm 5 \mathrm{~V}$ (OR +10 V) SUPPLY

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=+10, \mathrm{R}_{\mathrm{F}}=249 \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to midsupply, unless otherwise noted.
Table 2.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Settling Time to 0.1\% | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V} p-\mathrm{p} \\ & \mathrm{~V}_{\text {OUT }}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{~V}_{\text {OUT }}=0.2 \mathrm{Vp-p,G}, \mathrm{G}=+20, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega \\ & \mathrm{~V}_{\text {OUT }}=2 \mathrm{Vp-p,} \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{~V}_{\text {OUT }}=6 \mathrm{~V} \text { step } \\ & \mathrm{V}_{\text {OUT }}=2 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 236 \\ & 146 \\ & 115 \\ & 8.9 \\ & 943 \\ & 22 \\ & \hline \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns |
| NOISE/HARMONIC PERFORMANCE <br> Harmonic Distortion (SFDR) <br> Input Voltage Noise <br> Input Current Noise <br> 0.1 Hz to 10 Hz Noise | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{~V}_{\text {oUT }}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{C}}=2 \mathrm{MHz}, \mathrm{~V}_{\text {OUT }}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{c}}=5 \mathrm{MHz}, \mathrm{~V}_{\text {oUT }}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}=10 \mathrm{~Hz}, \mathrm{G}=+25.9 \\ & \mathrm{f}=100 \mathrm{kHz}, \mathrm{G}=+25.9 \\ & \mathrm{f}=10 \mathrm{~Hz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{G}=+101, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{G}}=10 \Omega \\ & \hline \end{aligned}$ |  | $\begin{aligned} & -96 \\ & -78 \\ & -72 \\ & -64 \\ & 2 \\ & 1 \\ & 14 \\ & 2.6 \\ & 99 \\ & \hline \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> nV p-p |
| DC PERFORMANCE <br> Input Offset Voltage Input Offset Voltage Drift Input Bias Current Input Bias Current Drift Input Bias Offset Current Open-Loop Gain | $\mathrm{V}_{\text {OUT }}=-4 \mathrm{~V}$ to +4 V | $\begin{aligned} & -350 \\ & -16 \\ & -0.6 \\ & 100 \end{aligned}$ | $\begin{aligned} & +53 \\ & 0.15 \\ & -11 \\ & 1.2 \\ & -0.02 \\ & 110 \\ & \hline \end{aligned}$ | $\begin{aligned} & +350 \\ & -6 \\ & +0.6 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ $\mu \mathrm{A}$ $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ $\mu \mathrm{A}$ dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection | Common mode/differential Common mode/differential $\mathrm{V}_{\mathrm{CM}}=-2 \mathrm{~V} \text { to }+2 \mathrm{~V}$ | -92 | $\begin{aligned} & 10 \mathrm{M} / 10 \mathrm{k} \\ & 3 / 11 \\ & -4.9 \text { to }+4.1 \\ & -109 \end{aligned}$ |  | $\begin{aligned} & \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Overdrive Recovery Time Positive Output Voltage Swing <br> Negative Output Voltage Swing <br> Linear Output Current <br> Short-Circuit Current <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{V}_{\text {IN }}=-0.55 \mathrm{~V} \text { to }+0.55 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{SFDR}=-45 \mathrm{dBc} \\ & \text { Sinking/sourcing } \\ & 30 \% \text { overshoot } \end{aligned}$ | $\begin{aligned} & 4.85 \\ & 4.5 \\ & -4.85 \\ & -4.5 \end{aligned}$ | $\begin{aligned} & 80 \\ & 4.96 \\ & 4.77 \\ & -4.97 \\ & -4.85 \\ & 72 \\ & 116 / 108 \\ & 6 \end{aligned}$ |  | ns <br> V <br> V <br> V <br> V <br> mA rms <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range Quiescent Current per Amplifier Positive Power Supply Rejection Negative Power Supply Rejection | $\begin{aligned} & \overline{\text { DISABLEX }}=-5 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{S}}=4 \mathrm{~V} \text { to } 6 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=-5 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=-4 \mathrm{~V} \text { to }-6 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.8 \\ & -96 \\ & -96 \end{aligned}$ | $\begin{aligned} & 3 \text { to } 10 \\ & 3 \\ & 0.1 \\ & -136 \\ & -135 \\ & \hline \end{aligned}$ | 3.2 | mA <br> mA <br> dB <br> dB |


| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DISABLEx PIN |  |  |  |  |  |
| $\overline{\text { DISABLEx }}$ Voltage | Part enabled |  | $>+\mathrm{V}_{5}-0.5$ |  | V |
|  | Part disabled |  | $<+V_{s}-2$ |  | V |
| Input Current per Amplifier |  |  |  |  |  |
| Part Enabled | $\overline{\text { DISABLEx }}=+5 \mathrm{~V}$ |  | -1.1 |  | $\mu \mathrm{A}$ |
| Part Disabled | $\overline{\text { DISABLEx }}=-5 \mathrm{~V}$ |  | -40 |  | $\mu \mathrm{A}$ |
| Switching Speed |  |  |  |  |  |
| Part Enabled |  |  | 0.25 |  | $\mu \mathrm{s}$ |
| Part Disabled |  |  | 6 |  | $\mu \mathrm{s}$ |

## $\pm 2.5 \mathrm{~V}$ (OR +5 V) SUPPLY

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=+10, \mathrm{R}_{\mathrm{F}}=249 \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to midsupply, unless otherwise noted.

Table 3.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Settling Time to $0.1 \%$ | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V} p-\mathrm{p} \\ & \mathrm{~V}_{\text {OUT }}=2 \mathrm{Vp-p} \\ & \mathrm{~V}_{\text {OUT }}=0.2 \mathrm{Vp-p,G}, \mathrm{G}=+20, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega \\ & \mathrm{~V}_{\text {OUT }}=2 \mathrm{Vp-p}, \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{~V}_{\text {OUT }}=3 \mathrm{~V} \text { step } \\ & \mathrm{V}_{\text {OUT }}=2 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 216 \\ & 131 \\ & 113 \\ & 7.9 \\ & 706 \\ & 21 \\ & \hline \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns |
| NOISE/HARMONIC PERFORMANCE <br> Harmonic Distortion (SFDR) <br> Input Voltage Noise <br> Input Current Noise <br> 0.1 Hz to 10 Hz Noise | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{C}}=2 \mathrm{MHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{Vp-p} \\ & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\text {OUT }}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}=10 \mathrm{~Hz}, \mathrm{G}=+25.9 \\ & \mathrm{f}=100 \mathrm{kHz}, \mathrm{G}=+25.9 \\ & \mathrm{f}=10 \mathrm{~Hz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{G}=+101, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{G}}=10 \Omega \end{aligned}$ |  | $\begin{aligned} & -94 \\ & -75 \\ & -69 \\ & -61 \\ & 1.8 \\ & 1 \\ & 14 \\ & 2.7 \\ & 99 \\ & \hline \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> nV p-p |
| DC PERFORMANCE <br> Input Offset Voltage Input Offset Voltage Drift Input Bias Current Input Bias Current Drift Input Bias Offset Current Open-Loop Gain | $\mathrm{V}_{\text {OUT }}=-2 \mathrm{~V}$ to +2 V | $\begin{aligned} & -350 \\ & -16 \\ & -0.6 \\ & 97 \end{aligned}$ | $\begin{aligned} & +53 \\ & 0.15 \\ & -11 \\ & 1.2 \\ & -0.02 \\ & 108 \\ & \hline \end{aligned}$ | $\begin{aligned} & +350 \\ & -6 \\ & +0.6 \end{aligned}$ | $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection | Common mode/differential Common mode/differential $\mathrm{V}_{\mathrm{CM}}=-1.5 \mathrm{~V} \text { to }+1.5 \mathrm{~V}$ | -91 | $\begin{aligned} & 10 \mathrm{M} / 10 \mathrm{k} \\ & 3 / 11 \\ & -2.4 \text { to }+1.6 \\ & -110 \end{aligned}$ |  | $\begin{aligned} & \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Overdrive Recovery Time Positive Output Voltage Swing <br> Negative Output Voltage Swing <br> Linear Output Current <br> Short-Circuit Current <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{V}_{\text {IN }}=-0.275 \mathrm{~V} \text { to }+0.275 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{SFDR}=-45 \mathrm{dBc} \\ & \text { Sinking/sourcing } \\ & 30 \% \text { overshoot } \end{aligned}$ | $\begin{aligned} & 2.35 \\ & 2.3 \\ & -2.35 \\ & -2.3 \end{aligned}$ | $\begin{aligned} & 90 \\ & 2.48 \\ & 2.38 \\ & -2.48 \\ & -2.38 \\ & 60 \\ & 113 / 95 \\ & 6 \end{aligned}$ |  | ns <br> V <br> V <br> V <br> V <br> mA rms <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range Quiescent Current per Amplifier <br> Positive Power Supply Rejection Negative Power Supply Rejection | $\begin{aligned} & \overline{\text { DISABLEx }}=-2.5 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V} \text { to } 3 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-2.5 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{S}}=2.5 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=-3 \mathrm{~V} \text { to }-2 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.6 \\ & -96 \\ & -96 \end{aligned}$ | $\begin{aligned} & 3 \text { to } 10 \\ & 2.8 \\ & 0.05 \\ & -137 \\ & -141 \\ & \hline \end{aligned}$ | 3 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |


| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DISABLEx PIN |  |  |  |  |  |
| $\overline{\text { DISABLEx }}$ Voltage | Part enabled |  | $>+\mathrm{V}_{5}-0.5$ |  | V |
|  | Part disabled |  | $<+\mathrm{V}_{5}-2$ |  | V |
| Input Current per Amplifier |  |  |  |  |  |
| Part Enabled | $\overline{\text { DISABLEx }}=+2.5 \mathrm{~V}$ |  | -1.1 |  | $\mu \mathrm{A}$ |
| Part Disabled | $\overline{\text { DISABLEx }}=-2.5 \mathrm{~V}$ |  | -20 |  | $\mu \mathrm{A}$ |
| Switching Speed |  |  |  |  |  |
| Part Enabled |  |  | 0.25 |  | $\mu \mathrm{s}$ |
| Part Disabled |  |  | 6 |  | $\mu \mathrm{s}$ |

## $\pm 1.5 \mathrm{~V}$ (OR +3 V) SUPPLY

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=+10, \mathrm{R}_{\mathrm{F}}=249 \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to midsupply, unless otherwise noted.

Table 4.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Settling Time to $0.1 \%$ | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V} p-\mathrm{p} \\ & \mathrm{~V}_{\text {OUT }}=1 \mathrm{Vp-p} \\ & \mathrm{~V}_{\text {OUT }}=0.2 \mathrm{Vp-p,G}, \mathrm{G}=+20, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega \\ & \mathrm{~V}_{\text {OUT }}=2 \mathrm{Vp-p,R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{~V}_{\text {OUT }}=1 \mathrm{~V} \text { step } \\ & \mathrm{V}_{\text {OUT }}=2 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 205 \\ & 131 \\ & 111 \\ & 7.5 \\ & 384 \\ & 20 \\ & \hline \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns |
| NOISE/HARMONIC PERFORMANCE <br> Harmonic Distortion (SFDR) <br> Input Voltage Noise <br> Input Current Noise <br> 0.1 Hz to 10 Hz Noise | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=100 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{C}}=2 \mathrm{MHz}, \mathrm{~V}_{\text {out }}=2 \mathrm{Vp-p} \\ & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\text {OUT }}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}=10 \mathrm{~Hz}, \mathrm{G}=+25.9 \\ & \mathrm{f}=100 \mathrm{kHz}, \mathrm{G}=+25.9 \\ & \mathrm{f}=10 \mathrm{~Hz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{G}=+101, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{G}}=10 \Omega \end{aligned}$ |  | $\begin{aligned} & -92 \\ & -73 \\ & -67 \\ & -59 \\ & 1.9 \\ & 1 \\ & 14 \\ & 2.7 \\ & 99 \\ & \hline \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> nV p-p |
| DC PERFORMANCE <br> Input Offset Voltage Input Offset Voltage Drift Input Bias Current Input Bias Current Drift Input Bias Offset Current Open-Loop Gain | $\mathrm{V}_{\text {OUT }}=-1 \mathrm{~V}$ to +1 V | $\begin{aligned} & -350 \\ & -16 \\ & -0.6 \\ & 95 \end{aligned}$ | $\begin{aligned} & +55 \\ & 0.15 \\ & -11 \\ & 1.2 \\ & -0.02 \\ & 106 \\ & \hline \end{aligned}$ | $\begin{aligned} & +350 \\ & -6 \\ & +0.6 \end{aligned}$ | $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection | Common mode/differential Common mode/differential $\mathrm{V}_{\mathrm{CM}}=-0.4 \mathrm{~V} \text { to }+0.4 \mathrm{~V}$ | -90 | $\begin{aligned} & 10 \mathrm{M} / 10 \mathrm{k} \\ & 3 / 11 \\ & -1.4 \text { to }+0.6 \\ & -110 \end{aligned}$ |  | $\begin{aligned} & \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Overdrive Recovery Time Positive Output Voltage Swing <br> Negative Output Voltage Swing <br> Linear Output Current <br> Short-Circuit Current <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{V}_{\text {IN }}=-0.165 \mathrm{~V} \text { to }+0.165 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{SFDR}=-45 \mathrm{dBc} \\ & \text { Sinking/sourcing } \\ & 30 \% \text { overshoot } \end{aligned}$ | $\begin{aligned} & 1.35 \\ & 1.3 \\ & -1.35 \\ & -1.3 \end{aligned}$ | $\begin{aligned} & 80 \\ & 1.48 \\ & 1.43 \\ & -1.49 \\ & -1.45 \\ & 43 \\ & 102 / 80 \\ & 6 \end{aligned}$ |  | ns <br> V <br> V <br> V <br> V <br> mA rms <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range Quiescent Current per Amplifier <br> Positive Power Supply Rejection Negative Power Supply Rejection | $\begin{aligned} & \overline{\text { DISABLEx }}=-1.5 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{S}}=1.2 \mathrm{~V} \text { to } 2.2 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=-1.5 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{S}}=1.5 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=-2.2 \mathrm{~V} \text { to }-1.2 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.5 \\ & -96 \\ & -96 \end{aligned}$ | $\begin{aligned} & 3 \text { to } 10 \\ & 2.7 \\ & 0.03 \\ & -133 \\ & -146 \\ & \hline \end{aligned}$ | 2.9 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |


| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DISABLEx PIN |  |  |  |  |  |
| $\overline{\text { DISABLEx }}$ Voltage | Part enabled |  | $>+\mathrm{V}_{5}-0.5$ |  | V |
|  | Part disabled |  | $<+\mathrm{V}_{5}-2$ |  | V |
| Input Current per Amplifier |  |  |  |  |  |
| Part Enabled | $\overline{\text { DISABLEx }}=+1.5 \mathrm{~V}$ |  | -1.2 |  | $\mu \mathrm{A}$ |
| Part Disabled | $\overline{\text { DISABLEx }}=-1.5 \mathrm{~V}$ |  | -10 |  | $\mu \mathrm{A}$ |
| Switching Speed |  |  |  |  |  |
| Part Enabled |  |  | 0.25 |  | $\mu \mathrm{s}$ |
| Part Disabled |  |  | 6 |  | $\mu \mathrm{s}$ |

## ABSOLUTE MAXIMUM RATINGS

Table 5.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 11 V |
| Power Dissipation | See Figure 3 |
| Common-Mode Input Voltage | $-\mathrm{V}_{\mathrm{s}}-0.7 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{S}}+0.7 \mathrm{~V}$ |
| Differential Input Voltage | $\pm 0.7 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering 10 sec$)$ | $300^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{J A}$ is specified for the worst-case conditions, that is, $\theta_{J A}$ is specified for a device soldered in a circuit board for surfacemount packages. Table 6 lists the $\theta_{I A}$ for the ADA4895-2.

Table 6. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\text {JA }}$ | Unit |
| :--- | :--- | :--- |
| 10-Lead Dual MSOP | 210 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## MAXIMUM POWER DISSIPATION

The maximum safe power dissipation for the ADA4895-2 is limited by the associated rise in junction temperature $\left(T_{j}\right)$ on the die. At approximately $150^{\circ} \mathrm{C}$, which is the glass transition temperature, the properties of the plastic change. Even temporarily exceeding this temperature limit can change the stresses that the package exerts on the die, permanently shifting the parametric performance of the ADA4895-2. Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period of time can result in changes in silicon devices, potentially causing degradation or loss of functionality.
The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated in the die due to the ADA4895-2 drive at the output.

$$
P_{D}=\text { Quiescent Power }+(\text { Total Drive Power }- \text { Load Power })
$$

The quiescent power dissipation is the voltage between the supply pins $\left( \pm V_{S}\right)$ multiplied by the quiescent current $\left(I_{S}\right)$.

$$
P_{D}=\left(V_{S} \times I_{S}\right)+\left(\frac{V_{S}}{2} \times \frac{V_{O U T}}{R_{L}}\right)-\frac{V_{O U T}^{2}}{R_{L}}
$$

RMS output voltages should be considered. If $R_{L}$ is referenced to $-\mathrm{V}_{\mathrm{S}}$, as in single-supply operation, the total drive power is $\mathrm{V}_{\mathrm{S}} \times \mathrm{I}_{\text {OUT }}$. In single-supply operation with $\mathrm{R}_{\mathrm{L}}$ referenced to $-\mathrm{V}_{\mathrm{S}}$, the worst case is $\mathrm{V}_{\text {Out }}=\mathrm{V}_{\mathrm{S}} / 2$.
If the rms signal levels are indeterminate, consider the worst case, when $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{S}} / 4$ with $\mathrm{R}_{\mathrm{L}}$ referenced to midsupply.

$$
P_{D}=\left(V_{S} \times I_{S}\right)+\frac{\left(V_{S} / 4\right)^{2}}{R_{L}}
$$

Airflow increases heat dissipation, effectively reducing $\theta_{I A}$. Also, more metal directly in contact with the package leads reduces $\theta_{I A}$.

Figure 3 shows the maximum safe power dissipation in the package vs. the ambient temperature on a JEDEC standard, 4-layer board. $\theta_{J A}$ values are approximations.


Figure 3. Maximum Power Dissipation vs. Temperature for a 4-Layer Board

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

Table 7. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | OUT1 | Output 1. |
| 2 | - IN1 | Inverting Input 1. |
| 3 | + IN1 | Noninverting Input 1. |
| 4 | $-\mathrm{V}_{\mathrm{S}}$ | Negative Supply. |
| 5 | $\underline{\text { DISABLE1 }}$ | Disable 1. |
| 6 | $\overline{\text { DISABLE2 }}$ | Disable 2. |
| 7 | + IN2 | Noninverting Input 2. |
| 8 | - IN2 | Inverting Input 2. |
| 9 | OUT2 | Output 2. |
| 10 | $+\mathrm{V}_{\mathrm{S}}$ | Positive Supply. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}, \mathrm{G}=+10, \mathrm{R}_{\mathrm{F}}=249 \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to midsupply, unless otherwise noted.


Figure 5. Small Signal Frequency Response vs. Supply Voltage


Figure 6. Small Signal Frequency Response vs. Gain


Figure 7. Small Signal Frequency Response vs. Temperature


Figure 8. Large Signal Frequency Response vs. Supply Voltage


Figure 9. Large Signal Frequency Response vs. Gain


Figure 10. Frequency Response for Various Output Voltages


Figure 11. Small Signal Frequency Response vs. Capacitive Load


Figure 12. Harmonic Distortion vs. Frequency for Various Loads


Figure 13. Harmonic Distortion vs. Frequency, $G=+20$


Figure 14. Open-Loop Gain and Phase vs. Frequency


Figure 15. Harmonic Distortion vs. Frequency for Various Supplies


Figure 16. Harmonic Distortion vs. Frequency for Various Output Voltages


Figure 17. Input Voltage Noise vs. Frequency


Figure 18. Small Signal Transient Response for Various Supplies


Figure 19. Input Offset Voltage Drift Distribution


Figure 20. Input Current Noise vs. Frequency


Figure 21. Small Signal Transient Response for Various Capacitive Loads


Figure 22. Large Signal Transient Response for Various Gains


Figure 23. Output Overdrive Recovery Time


Figure 24. PSRR vs. Frequency


Figure 25. Slew Rate vs. Temperature


Figure 26. Settling Time to 0.1\%


Figure 27. CMRR vs. Frequency


Figure 28. Output Overload Recovery Time vs. Overload Duration


Figure 29. Supply Current vs. Temperature for Various Supplies


Figure 30. Input Offset Voltage vs. Temperature for Various Supplies


Figure 31. Output Impedance vs. Frequency


Figure 32. Input Bias Current vs. Temperature for Various Supplies


Figure 33. Crosstalk, OUT1 to OUT2


Figure 34. Forward Isolation vs. Frequency


Figure 35. Output Turn-Off Time vs. Temperature


Figure 36. Output Turn-On Time vs. Temperature

## THEORY OF OPERATION

## AMPLIFIER DESCRIPTION

The ADA4895-2 amplifier has an input noise of $1 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ and consumes 2.8 mA from supply voltages of 3 V to 10 V . Using the Analog Devices XFCB3 process, the ADA4895-2 has a gain bandwidth product in excess of 1.5 GHz and is gain $\geq 10$ stable, with an input structure that results in an extremely low input $1 / \mathrm{f}$ noise for a relatively high speed amplifier.
The rail-to-rail output stage is designed to drive the heavy feedback load required to achieve an overall low output referred noise. The low input noise and high bandwidth of the ADA4895-2 are achieved with minimal power penalty. For this reason, the maximum offset voltage of $350 \mu \mathrm{~V}$ and voltage drift of $0.15 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ make the ADA4895-2 an excellent choice, even when the low noise performance of the amplifier is not needed.
For any gain greater than 10 , the closed-loop frequency response of a basic noninverting configuration can be approximated by

$$
\text { Closed-Loop }-3 d B \text { Frequency }=(G B P) \times \frac{R_{G}}{\left(R_{F}+R_{G}\right)}
$$

For inverting gain configurations, the source impedance must be considered when sizing $\mathrm{R}_{\mathrm{G}}$ to maintain the minimum stable gain. For gains lower than 10, see the Using the ADA4895-2 at a Gain $<+10$ section, or use the ADA4897-2, which is a unity-gain stable amplifier with 230 MHz bandwidth.

## INPUT PROTECTION

The ADA4895-2 is fully protected from ESD events and can withstand human body model ESD events of 2.5 kV and charged-device model events of 1 kV with no measured performance degradation. The precision input is protected with an ESD network between the power supplies and diode clamps across the input device pair, as shown in Figure 37.


[^0]At differential voltages above approximately 0.7 V , the diode clamps begin to conduct. Too much current can cause damage due to excessive heating. If large differential voltages must be sustained across the input terminals, it is recommended that the current through the input clamps be limited to less than 10 mA . Series input resistors that are sized appropriately for the expected differential overvoltage provide the needed protection.
The ESD clamps begin to conduct at input voltages that are more than 0.7 V above the positive supply or more than 0.7 V below the negative supply. If an overvoltage condition is expected, it is recommended that the fault current be limited to less than 10 mA .

## DISABLE OPERATION

Figure 38 shows the ADA4895-2 power-down circuitry. If the $\overline{\text { DISABLEx }}$ pin is left unconnected, the base of the input PNP transistor is pulled high through the internal pull-up resistor to the positive supply and the part is turned on. Pulling the $\overline{\text { DISABLEx }}$ pin more than 2 V below the positive supply turns the part off, reducing the supply current to approximately $50 \mu \mathrm{~A}$ for a 5 V voltage supply.


The $\overline{\text { DISABLEx }}$ pin is protected by ESD clamps, as shown in Figure 38. Voltages beyond the power supplies cause these diodes to conduct. For protection of the $\overline{\text { DISABLEx }}$ pins, the voltage to these pins should not exceed 0.7 V beyond the supply voltage, or the input current should be restricted to less than 10 mA with a series resistor.

## DC ERRORS

Figure 39 shows a typical connection diagram and the major dc error sources.


Figure 39. Typical Connection Diagram and DC Error Sources
The ideal transfer function (all error sources set to 0 and infinite dc gain) can be expressed as follows:

$$
\begin{equation*}
V_{\text {OUT }}=\left(1+\frac{R_{F}}{R_{G}}\right) \times V_{I P}-\left(\frac{R_{F}}{R_{G}}\right) \times V_{I N} \tag{1}
\end{equation*}
$$

This equation reduces to the familiar forms for noninverting and inverting op amp gain expressions, as follows:
For noninverting gain $\left(\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}\right)$,

$$
\begin{equation*}
V_{\text {OUT }}=\left(1+\frac{R_{F}}{R_{G}}\right) \times V_{I P} \tag{2}
\end{equation*}
$$

For inverting gain $\left(\mathrm{V}_{\mathrm{IP}}=0 \mathrm{~V}\right)$,

$$
\begin{equation*}
V_{O U T}=\left(\frac{-R_{F}}{R_{G}}\right) \times V_{I N} \tag{3}
\end{equation*}
$$

The total output voltage error is the sum of the errors due to the amplifier offset voltage and input currents. The output error due to the offset voltage can be estimated as follows:
$V_{\text {OUT } T_{\text {EROR }}}=$
$\left(V_{\text {OFFSET }_{\text {NOM }}}+\frac{V_{C M}}{C M R R}+\frac{V_{P}-V_{P N O M}}{\operatorname{PSRR}}+\frac{V_{\text {OUT }}}{A}\right) \times\left(1+\frac{R_{F}}{R_{G}}\right)$
where:
$V_{\text {OFFSET }_{\text {NOM }}}$ is the offset voltage at the specified supply voltage,
which is measured with the input and output at midsupply.
$V_{C M}$ is the common-mode voltage.
$C M R R$ is the common-mode rejection ratio.
$V_{P}$ is the power supply voltage.
$V_{P N O M}$ is the specified power supply voltage.
$P S R R$ is the power supply rejection ratio.
$A$ is the dc open-loop gain.

The output error due to the input currents can be estimated as follows:

$$
\begin{equation*}
V_{\text {OUT }_{\text {ERROR }}}=\left(R_{F} \| R_{G}\right) \times\left(1+\frac{R_{F}}{R_{G}}\right) \times I_{B-}-R_{S} \times\left(1+\frac{R_{F}}{R_{G}}\right) \times I_{B+} \tag{5}
\end{equation*}
$$

## BIAS CURRENT CANCELLATION

To cancel the output voltage error due to unmatched bias currents at the inputs, Resistors $\mathrm{R}_{\mathrm{BP}}$ and $\mathrm{R}_{\text {BN }}$ can be used (see Figure 40).


Figure 40. Using $R_{B P}$ and $R_{B N}$ to Cancel Bias Current Error
To compensate for the unmatched bias currents at the two inputs, set Resistors $\mathrm{R}_{B P}$ and $\mathrm{R}_{B N}$ as shown in Table 8.

Table 8. Setting $R_{B P}$ and $R_{B N}$ to Cancel Bias Current Error

| Value of $\mathbf{R}_{F} \\| \mathbf{R}_{\mathbf{G}}$ | Value of $\mathbf{R}_{\mathbf{B P}}(\boldsymbol{\Omega})$ | Value of $\mathbf{R}_{\mathbf{B N}}(\boldsymbol{\Omega})$ |
| :--- | :--- | :--- |
| Greater Than $R_{S}$ | $R_{F} \\| R_{G}-R_{S}$ | 0 |
| Less Than $R_{S}$ | 0 | $R_{S}-R_{F} \\| R_{G}$ |

## NOISE CONSIDERATIONS

Figure 41 illustrates the primary noise contributors for the typical gain configurations. The total rms output noise is the root mean square of all the contributions.


The output noise spectral density can be calculated as follows:
$\overline{\text { vout_en }}=$
(6)
$\sqrt{4 k T R_{F}+\left(1+\frac{R_{F}}{R_{G}}\right)^{2}\left[4 k T R_{S}+\overline{i e p}^{2} R_{S}{ }^{2}+\overline{v e n}^{2}\right]+\left(\frac{R_{F}}{R_{G}}\right)^{2} 4 k T R_{G}+\overline{i e n}^{2} R_{F}{ }^{2}}$
where:
$k$ is Boltzmann's constant.
$T$ is the absolute temperature (degrees Kelvin).
$R_{F}$ and $R_{G}$ are the feedback network resistances, as shown in Figure 41.
$\underline{R_{S}}$ is the source resistance, as shown in Figure 41.
$\overline{i e p}$ and $\overline{i e n}$ represent the amplifier input current noise spectral density ( $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ ).
$\overline{v e n}$ is the amplifier input voltage noise spectral density $(\mathrm{nV} / \sqrt{ } \mathrm{Hz})$.

Source resistance noise, amplifier voltage noise (ven), and the voltage noise from the amplifier current noise ( $\overline{\mathrm{iep}} \times \mathrm{R}_{s}$ ) are all subject to the noise gain term $\left(1+\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}\right)$. Note that with a $1 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ input voltage noise and a $2.7 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ input current noise, the noise contributions of the amplifier are relatively small for source resistances from approximately $50 \Omega$ to $700 \Omega$.
Figure 42 shows the total RTI noise due to the amplifier vs. the source resistance. In addition, the value of the feedback resistors used affects the noise. It is recommended that the value of the feedback resistors be maintained between $250 \Omega$ and $1 \mathrm{k} \Omega$ to keep the total noise low.


Figure 42. RTI Noise vs. Source Resistance

## APPLICATIONS INFORMATION

## USING THE ADA4895-2 AT A GAIN < +10

The ADA4895-2 is minimum gain 10 stable when used in normal gain configurations. However, the ADA4895-2 can be configured to work at lower gains down to a gain of +5 . Figure 43 shows how to add a simple RC circuit ( $\mathrm{R}_{1}=49.9 \Omega$ and $\mathrm{C}_{1}=60 \mathrm{pF}$ ) to allow the ADA4895-2 to operate at a gain of +5 .


Figure 43. Configuring the ADA4895-2 for a Gain of +5 Stable
This circuit has a gain of 9 at high frequency and a gain of 5 at frequencies lower than the resonance frequency of 53 MHz $\left(1 / 2 \pi R_{1} C_{1}\right)$. With a noise gain of approximately 9 at high frequency, the total output noise increases unless an antialiasing filter is used to block the high frequency content.

Figure 44 shows the small and large signal frequency response of the circuit shown in Figure 43 into a $50 \Omega$ analyzer ( $\mathrm{G}=+5 \mathrm{~V} / \mathrm{V}$ or 14 dB ). As shown in Figure 44, the circuit is very stable, and the peaking is a little over 2 dB . This configuration is scalable to accommodate any gain from 5 to 10, as shown in Table 9.


Figure 44. Frequency Response for $G=+5$

Table 9. Component Values Used with the ADA4895-2 for Gain <+10

| Gain | $\mathbf{R}_{\mathbf{T}} \mathbf{( \Omega )}$ | $\mathbf{R}_{\mathbf{1}} \mathbf{(} \mathbf{\Omega}$ | $\left.\mathbf{C}_{\mathbf{1}} \mathbf{( p F}\right)$ | $\mathbf{R}_{\mathbf{G}} \mathbf{( \Omega )}$ | $\mathbf{R}_{\mathbf{F}} \mathbf{( \Omega )}$ | $\left.\mathbf{R}_{\mathbf{0}} \mathbf{(} \mathbf{\Omega}\right)$ | $\mathbf{C}_{\mathbf{L}} \mathbf{( \mathbf { p F } )}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| +5 | 49.9 | 49.9 | 60 | 49.9 | 200 | 49.9 | 150 |
| +6 | 49.9 | 66.5 | 45 | 40.2 | 200 | 49.9 | 150 |
| +7 | 49.9 | 110 | 27 | 37.4 | 226 | 49.9 | 150 |
| +8 | 49.9 | 205 | 15 | 32.4 | 226 | 49.9 | 120 |
| +9 | 49.9 | NA | NA | 30.9 | 249 | 49.9 | 100 |

## HIGH GAIN BANDWIDTH APPLICATION

The circuit in Figure 45 shows cascaded dual amplifier stages using the ADA4895-2. Each stage has a gain of $+10(+20 \mathrm{~dB})$, making the output 100 times ( +40 dB ) the input. The total gain bandwidth product is approximately 9 GHz with the part operating on 6 mA of quiescent current ( 3 mA per amplifier).


Figure 45. Cascaded Amplifier Stages for High Gain Applications ( $G=+100$ )
Figure 46 shows the large signal frequency response for two cases. The first case is with installed feedback capacitors $\left(\mathrm{C}_{\mathrm{F}}=2 \mathrm{pF}\right)$, and the second case is without these capacitors. Removing the 2 pF feedback capacitors from this circuit increases the bandwidth, but adds about 0.5 dB of peaking.


Figure 46. Large Signal Frequency Response, $G=+100, V_{S}= \pm 5 \mathrm{~V}$
To better balance the second stage and remove the current offset contribution, an $\mathrm{R}_{1} \mathrm{C}_{1}$ circuit can be sized to correct for any mismatch between the source impedance and the feedback network impedance on the input amplifier. (In the example shown in Figure $45, \mathrm{R}_{1}=249 \Omega$ and $\mathrm{C}_{1}=5 \mathrm{pF}$.) The offset of each amplifier is within the same statistical range. As configured, the offset of the output amplifier is not statistically significant to the overall offset of the system.

Figure 46 was captured using a $\pm 5 \mathrm{~V}$ supply; however, this circuit will also operate with supplies from $\pm 1.5 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ as long as the input and output headroom values are not violated.

## WIDEBAND PHOTOMULTIPLIER PREAMPLIFIER

A decompensated amplifier can provide significantly greater speed in transimpedance applications than a unity-gain stable amplifier. The speed increases by the square root of the ratio of the two amplifiers' bandwidth; that is, a 1 GHz GBP amplifier is 10 times faster than a 10 MHz amplifier in the same transimpedance application if all other parameters are kept constant. Additionally, the input voltage noise normally dominates the total output rms noise because it is multiplied by the capacitive noise gain network.

$$
\frac{\left(C_{S}+C_{M}+C_{F}+C_{D}\right)}{C_{F}}
$$

In the case of the ADA4895-2, the input noise is low, but the capacitive noise gain network must be kept greater than 10 for stability reasons.
One disadvantage of using the ADA4895-2 in transimpedance applications is that the input current and input current noise can create large offsets and output voltage noise when coupled with an excessively high feedback resistance. Despite these two issues, the ADA4895-2 noise and gain bandwidth can provide a significant increase in performance within certain transimpedance ranges.
Figure 47 shows an I/V converter with an electrical model of a photomultiplier.


Figure 47. Wideband Photomultiplier Preamplifier
The basic transfer function is

$$
V_{\text {OUT }}=\frac{I_{\text {Рното }} \times R_{F}}{1+s C_{F} R_{F}}
$$

where $I_{\text {рното }}$ is the output current of the photomultiplier, and the parallel combination of $R_{F}$ and $C_{F}$ sets the signal bandwidth.
The stable bandwidth attainable with this preamplifier is a function of $\mathrm{R}_{\mathrm{F}}$, the gain bandwidth product of the amplifier, and the total capacitance at the summing junction of the amplifier, including Cs and the amplifier input capacitance.
$\mathrm{R}_{\mathrm{F}}$ and the total capacitance produce a pole in the loop transmission of the amplifier that can result in peaking and instability. Adding $C_{F}$ creates a zero in the loop transmission that compensates for the pole effect and reduces the signal bandwidth. It can be shown that the signal bandwidth resulting in a $45^{\circ}$ phase margin $\left(\mathrm{f}_{(45)}\right)$ is defined as follows:

$$
f_{(45)}=\sqrt{\frac{G B P}{2 \pi \times R_{F} \times C_{S}}}
$$

where:
$G B P$ is the gain bandwidth product.
$R_{F}$ is the feedback resistance.
$C_{S}$ is the total capacitance at the amplifier summing junction (amplifier + photomultiplier + board parasitics).
The value of $C_{F}$ that produces $f_{(45)}$ is

$$
C_{F}=\sqrt{\frac{C_{S}}{2 \pi \times R_{F} \times G B P}}
$$

The frequency response in this case shows approximately 2 dB of peaking and $15 \%$ overshoot. Doubling $C_{F}$ and reducing the bandwidth by half results in a flat frequency response with approximately $5 \%$ transient overshoot.
The output noise over frequency for the preamplifier is shown in Figure 48.


Figure 48. Photomultiplier Voltage Noise Contributions
Table 10. RMS Noise Contributions of Photomultiplier Preamplifier

| Contributor | Expression |
| :--- | :--- |
| $\mathrm{R}_{\mathrm{F}}$ | $\sqrt{4 \mathrm{kT} \times \mathrm{R}_{\mathrm{F}} \times \mathrm{f}_{2} \times 1.57}$ |
| Amplifier $\overline{\mathrm{ven}}$ | $\overline{\mathrm{ven}} \times \frac{\left(\mathrm{C}_{\mathrm{S}}+\mathrm{C}_{\mathrm{M}}+\mathrm{C}_{\mathrm{F}}+\mathrm{C}_{\mathrm{D}}\right)}{\mathrm{C}_{\mathrm{F}}} \times \sqrt{\mathrm{f}_{3} \times 1.57}$ |
| Amplifier $\overline{\overline{\mathrm{en}}}$ | $\overline{\mathrm{ien}} \times \mathrm{R}_{\mathrm{F}} \times \sqrt{\mathrm{f}_{2} \times 1.57}$ |

## LAYOUT CONSIDERATIONS

To ensure optimal performance, careful and deliberate attention must be paid to the board layout, signal routing, power supply bypassing, and grounding.

## Ground Plane

It is important to avoid ground in the areas under and around the input and output of the ADA4895-2. Stray capacitance created between the ground plane and the input and output pads of a device is detrimental to high speed amplifier performance. Stray capacitance at the inverting input, along with the amplifier input capacitance, lowers the phase margin and can cause instability. Stray capacitance at the output creates a pole in the feedback loop, which can reduce phase margin and can cause the circuit to become unstable.

## Power Supply Bypassing

Power supply bypassing is a critical aspect in the performance of the ADA4895-2. A parallel connection of capacitors from each power supply pin to ground works best. Smaller value capacitor electrolytics offer better high frequency response, whereas larger value capacitor electrolytics offer better low frequency performance.

Paralleling different values and sizes of capacitors helps to ensure that the power supply pins are provided with low ac impedance across a wide band of frequencies. This is important for minimizing the coupling of noise into the amplifier-especially when the amplifier PSRR begins to roll off-because the bypass capacitors can help lessen the degradation in PSRR performance.

Place the smallest value capacitor on the same side of the board as the amplifier and as close as possible to the amplifier power supply pins. Connect the ground end of the capacitor directly to the ground plane.
It is recommended that a $0.1 \mu \mathrm{~F}$ ceramic capacitor with a 0508 case size be used. The 0508 case size offers low series inductance and excellent high frequency performance. Place a $10 \mu \mathrm{~F}$ electrolytic capacitor in parallel with the $0.1 \mu \mathrm{~F}$ capacitor. Depending on the circuit parameters, some enhancement to performance can be realized by adding additional capacitors. Each circuit is different and should be analyzed individually for optimal performance.

## OUTLINE DIMENSIONS


0.10

COMPLIANT TO JEDEC STANDARDS MO-187-BA
©
高
Figure 49. 10-Lead Mini Small Outline Package [MSOP] (RM-10)
Dimensions shown in millimeters

ORDERING GUIDE

| Model $^{\mathbf{1}}$ | Temperature Range | Package Description | Package <br> Option | Ordering <br> Quantity | Branding |
| :--- | :--- | :--- | :--- | :--- | :--- |
| ADA4895-2ARMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead Mini Small Outline Package [MSOP] | $\mathrm{RM}-10$ | 50 | H 35 |
| ADA4895-2ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead Mini Small Outline Package [MSOP] | $\mathrm{RM}-10$ | 1,000 | H 35 |
| ADA4895-2ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead Mini Small Outline Package [MSOP] | RM-10 | 3,000 | H 35 |
| ADA4895-2ARM-EBZ |  | Evaluation Board |  |  |  |

${ }^{1} Z=$ RoHS Compliant Part.


[^0]:    Figure 37. Input Stage and Protection Diodes

